# MIPS Addressing Modes and Memory Architecture

#### Memory Organization and Addressing

 Memory may be viewed as a single-dimensional array of individually addressable bytes. 32-bit words are aligned to 4 byte boundaries.



# Byte ordering within words

- Little Endian: word address is LSB
- Big Endian: word address is MSB

Ex: 0000 0001 0010 0011 0100 0101 0110 0111

| xx1101 |          | Little | ××1101 |          |        |
|--------|----------|--------|--------|----------|--------|
| xx1100 |          | Endian | xx1100 |          |        |
| xx0111 | 0000001  |        | x×0111 | 01100111 |        |
| xx0110 | 00100011 |        | x×0110 | 01000101 |        |
| xx0101 | 01000101 |        | xx0101 | 00100011 |        |
| xx0100 | 01100111 |        | xx0100 | 0000001  |        |
| xx0011 |          |        | xx0011 |          | Big    |
| xx0010 |          |        | xx0010 |          | Endian |

#### MIPS addressing modes

Addressing modes are the ways of specifying an operand or a memory address.

- Register addressing
- ·Immediate addressing
- ·Base addressing
- PC-relative addressing
- Indirect addressing
- Direct addressing (almost)

# Register addressing

- · Operands are in a register.
- Example: add \$3,\$4,\$5
- Takes n bits to address 2<sup>n</sup> registers

| ор | rs | rt | rd | shamt | funct |  |
|----|----|----|----|-------|-------|--|
|----|----|----|----|-------|-------|--|

# Register addressing



#### Immediate Addressing

The operand is embedded inside the encoded instruction.

| ор | rs | rt | Immediate value |
|----|----|----|-----------------|
|    |    |    | 16 bits         |

16 bit two's-complement number: 
$$-2^{15} - 1 = -32,769 < \text{value} < +2^{15} = +32,768$$

### Immediate addressing



Example is addi or similar

# Base (or Base-offset or displacement) Addressing

- The address of the operand is the sum of the immediate and the value in a register (rs).
- 16-bit immediate is a two's complement number
- Ex: lw \$15,16(\$12)

| op rs rt | Immediate value |
|----------|-----------------|
|----------|-----------------|

# Base addressing



PC-relative addressing: the value in the immediate field is interpreted as an offset of the next instruction (PC+4 of current instruction)

Example: beq \$0,\$3,Label

| op   rs   rt   Immediate value |
|--------------------------------|
|--------------------------------|

#### PC-relative addressing



beq \$0,\$5,Label

#### Detail of MIPS PC-Relative

| address          | instruction            |
|------------------|------------------------|
| 4000008          | addi \$5, \$5, 1       |
| 400000 <i>C</i>  | beq \$0, \$5, label    |
| 40000010         | addi \$5, \$5, 1       |
| 40000014         | addi \$5, \$5, 1       |
| 40000018         | label addi \$5, \$5, 1 |
| 4000001 <i>C</i> | addi \$5, \$5, 1       |
| 40000020         | etc                    |
|                  |                        |

Binary code to beq \$0,\$5, label is 0x10050002, which means 2 instructions from the next instruction.

| PC = PC+4=  | 0×4000000 <i>C</i> |
|-------------|--------------------|
| Add 4*2 =   | 0×40000010         |
| Eff. Add. = | 0×00000008         |
|             | 0x40000018         |

| ор    | rs    | rt    | Immediate value                         |
|-------|-------|-------|-----------------------------------------|
| 00010 | 00000 | 00101 | 000000000000000000000000000000000000000 |

**Register Direct Addressing**: the value the (memory) effective address is in a register. Also called "Indirect Addressing".

Special case of base addressing where offset is 0. Used with the jump register instructions (jr, jalr).

Example: jr \$31

| ор     | rs | rt    | rd    | shamt | funct  |
|--------|----|-------|-------|-------|--------|
|        |    |       |       |       |        |
| 000000 | rs | 00000 | 00000 | 00000 | 001000 |





## Register Direct



**Direct Addressing**: the address is "the immediate". 32-bit address cannot be embedded in a 32-bit instruction.

Pseudodirect addressing: 26 bits of the address is embedded as the immediate, and is used as the instruction offset within the current 256MB (64MWord) region defined by the MS 4 bits of the PC.

Example: j Label

|    | ор                              |    | offset                                  |    |
|----|---------------------------------|----|-----------------------------------------|----|
| 31 | 26                              | 25 |                                         | 0  |
|    | PC:<br>offs:<br>shift:<br>ADDR: |    | 0001<br>0101 0001 0100 0010 1111 0101 1 | 00 |

# Pseudodirect addressing



xxxx 000 program counter

# Caution: Addressing mode is not Instruction type

- Addressing mode is how an address (memory or register) is determined.
- Instruction type is how the instruction is put together.
- Example: addi, beq, and lw are all I-types instructions.
  - addi uses immediate addressing mode (and register)
  - beq uses pc-relative addressing (and register)
  - Iw uses base addressing (and register)

#### MIPS Addressing Modes

- 1. REGISTER: a source or destination operand is specified as content of one of the registers \$0-\$31.
- 2. IMMEDIATE: a numeric value embedded in the instruction is the actual operand.
- 3. PC-RELATIVE: a data or instruction memory location is specified as an offset relative to the incremented PC.
- 4. BASE: a data or instruction memory location is specified as a signed offset from a register.
- 5. REGISTER-DIRECT: the value the effective address is in a register.
- 6. <u>PSEUDODIRECT</u>: the memory address is (mostly) embedded in the <u>instruction</u>.

# PowerPC and x86 addressing modes and instructions

- PowerPC: 2<sup>nd</sup> edition: pp. 175-177, 4<sup>th</sup> edition: Appendix E.
- **80x86**: 2<sup>nd</sup> edtion: pp. 177-185, 4<sup>th</sup> edition: Section 2.17.

#### Additional PowerPC addressing modes - 1

Indexed Addressing: The address is the sum of two registers. (note indexed addressing is different here than usually used)

MIPS code: add \$10, \$20, \$13 ;\$20 is base,\$13 is index lw \$5, 0(\$10)

PowerPC: lw \$5,\$20+\$13;  $$5 \leftarrow ($20+$13)$  Saves

instruction for incrementing array index.

No extra hardware.

# PowerPC: Indexed Addressing



#### Additional PowerPC addressing mode - 2

**Update Addressing:** base addressing with automatic base register increment.

```
MIPS code: lw $10, 4($13) ; $10 \leftarrow Mem[$10+4] addi $13, $13, 4 ; $13 \leftarrow $13+4
```

PowerPC: Iwu \$10, 4(\$13) ;  $$10 \leftarrow Mem[$10+4]$  ; and  $$13 \leftarrow $13+4$ 

#### PowerPC: Update Addressing



#### Additional non-RISC addressing mode

Memory Indirect Addressing: read effective address from memory. (Usually PC-relative addressing is used to get the effective address from memory).

RISC code: lw \$10,0(\$13)

lw \$5, 0(\$10)

CISC: |di \$5, Label;  $\$5 \leftarrow Mem[Label]$ 

Requires two sequential data memory accesses.

#### CISC: Memory Indirect Addressing

